# **TLC320AD77C**24-Bit 96 kHz Stereo Audio Codec ## Data Manual ## TLC320AD77C 24-Bit 96 kHz Stereo Audio Codec Data Manual SLAS194 August1999 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated ## Contents | Section | n Title | Page | |---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 Int<br>1.1<br>1.2<br>1.3<br>1.4<br>1.5 | Punctional Block Diagram Terminal Assignments Ordering Information | . 1–1<br>. 1–2<br>. 1–3<br>. 1–3 | | 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.7<br>2.8<br>2.1<br>2.1<br>2.1<br>2.1 | DAC Channel Serial Interface Sampling Frequency Speed Mode Options Voltage Reference ADC Analog Input DAC Analog Output | . 2-1<br>. 2-1<br>. 2-1<br>. 2-1<br>. 2-1<br>. 2-2<br>. 2-2<br>. 2-2<br>. 2-2<br>. 2-2<br>. 2-3<br>. 2-4<br>. 2-4<br>. 2-5<br>. 2-5<br>. 2-6<br>. 2-6 | | 3 Sp<br>3.1<br>3.2<br>3.3 | Recommended Operating Conditions, $T_A = 25^{\circ}C$ , $AV_{DD} = DV_{DD} = 3.3 \text{ V} \pm 10\%$ , $f_S = 44.1 \text{ kHz}$ | . 3–1<br>. 3–1 | | | 3.3.1 Static Digital Specifications, $T_A = 25^{\circ}C$ ,<br>$AV_{DD} = DV_{DD} = 3.3 V \pm 10\%$ | | | | | 3.3.2 | ADC Digital Filter, $T_A = 25$ °C, $AV_{DD} = DV_{DD} = 3.3 \text{ V} \pm 10\%$ , $f_S = 44.1 \text{ kHz}$ | . 3–2 | |---------------------------|------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | | | 3.3.3 | Analog-to-Digital Converter, | | | | | 3.3.4 | $T_A = 25$ °C, $AV_{DD} = DV_{DD} = 3.3$ V, $f_S = 44.1$ kHz | . 3–2 | | | | 0.0.5 | f <sub>s</sub> = 44.1 kHz | . 3–2 | | | | 3.3.5 | Digital-to-Analog Converter, $T_A = 25^{\circ}C$ , $AV_{DD} = 3.3 \text{ V}$ , $f_S = 44.1 \text{ kHz}$ , Input = 1 $V_{rms}$ Sine Wave at 1 kHz | . 3–3 | | | 0.4 | | Output Performance Data $T_A$ = 25°C, $AV_{DD}$ = $DV_{DD}$ = 3.3 V $\pm$ 10% | . 3–3 | | | 3.4 | Serial $T_{\Lambda} = 2$ | Interface Switching Characteristics,<br>5°C, AV <sub>DD</sub> = DV <sub>DD</sub> = 3.3 V ± 10% | . 3–4 | | | 3.5 | DSP S | Serial Interface Switching Characteristics, | | | _ | _ | , , | $^{5}$ °C, $^{6}$ C, | | | | | | Measurement Information | | | | <b>App</b> l 5.1 | | n Information | . 5–1 | | | J. I | | End Circuit (f <sub>s</sub> = 44.1 kHz) | . 5–1 | | | 5.1 | Extern | al Analog Back-End Circuit (f <sub>s</sub> = 44.1 kHz) | | | Αp | pen | dix A | Mechanical Data | A-1 | | | | | | | | | | | List of Illustrations | | | Figu | | | Title | Page | | | | | Right/Left Justified (for 16-, 20-, and 24-bits)tible Serial Format (for 16-, 20-, and 24-bits) | | | | | | lustified Serial Interface Format (for 16-bits) | | | 2–4 | DSF | Comp | patible Serial Interface Format (for 16-bits) | . 2–5 | | | | • | sis Characteristics | | | | | | ck Timing | | | | _ | | Port Timing | | | 4–4 | DAC | C Filter | Overall Frequency Characteristics | . 4–2 | | | | | Il Filter Passband Ripple Characteristics | | | | | | Il Filter Characteristics | | | | | | Il Filter Passband Characteristics | | | | | | Pass Filter Characteristics | | | 5–1 | Ana | log Fro | ont End (right channel) for 0.7 Vrms Input | . 5–1 | | | | | ck End (right channel) for 0.7 Vrms Output | | | ე–3 | voit | age Ke | ference Connections | . 5–3 | | | | | List of Tables | | | Tel | 1- | | List of Tables | D = - | | <i>Tab</i> <sub>2-1</sub> | - | mnla M | Title Iaster Clock Frequency Rates | Page<br>. 2–5 | | <u>- 1</u> | ∟∧a | TIPIE IV | idotor Olook r roquorioy reatos | . 2-5 | #### 1 Introduction The TLC320AD77C is a cost competitive stereo analog-to-digital (A/D) and digital-to-analog (D/A) 24-bit delta-sigma converter for consumer applications which demand excellent audio performance. It has a wide variety of serial input options including left justified, right justified, IIS, or DSP data formats for 16-, 20-, or 24-bit input/output data. It has an extremely wide range of sampling rates starting at 16 kHz and increasing upwards to 96 kHz. Its internal bandgap design provides a very clean voltage reference. The TLC320AD77C is primarily designed for mini-disks, audio/video receivers, musical instruments, and other end-equipments requiring high-performance digital audio conversion. #### 1.1 Features - 24-Bit Delta Sigma Stereo ADC and DAC: - 16-, 20-, or 24-Bit Input/Output Data - Wide Range of Sampling Rates: 16 kHz to 96 kHz - Master Clock: 256 f<sub>s</sub> or 384 f<sub>s</sub> - 3.3-V Power Supply Operation - Internal Bandgap Voltage Reference - Economical 28-Pin DB (SSOP) Package - Stereo ADC: - Differential Input - 128× Oversampling (in normal speed mode) - High Performance: 100-dB Signal-to-Noise Ratio (SNR) (EIAJ), 100-dB Dynamic Range - Digital High-Pass Filter - Stereo DAC: - Single-Ended Output - 128× Oversampling (in normal speed mode) - High Performance: 100-dB Signal-to-Noise Ratio (SNR) (EIAJ), 100-dB Dynamic Range - · Digital De-Emphasis: - 32-kHz, 44.1-kHz, and 48-kHz Selection - Special Features: - High Jitter Tolerance - Good Phase Characteristics - Excellent Power Supply Rejection Ratio ### 1.2 Functional Block Diagram ### 1.3 Terminal Assignments ### DB PACKAGE (TOP VIEW) ### 1.4 Ordering Information | | PACKAGE | | | |-------------|---------------|--|--| | TA | SMALL OUTLINE | | | | | (DB) | | | | 0°C to 70°C | TLC320AD77C | | | ### 1.5 Terminal Functions | | TERMINAL | | | | | | |------------------|----------|-----|----------------------------------------------------------------------|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | AINLM | 1 | ı | ADC analog differential negative input, left channel | | | | | AINLP | 2 | ı | ADC analog differential positive input, left channel | | | | | AINRM | 28 | ı | ADC analog differential negative input, right channel | | | | | AINRP | 27 | ı | ADC analog differential positive input, right channel | | | | | AOUTL | 24 | 0 | DAC analog output, left channel | | | | | AOUTR | 26 | 0 | DAC analog output, right channel | | | | | AV <sub>DD</sub> | 23 | | Analog voltage supply | | | | | AVSS | 7 | | Analog voltage ground | | | | | AVSS(REF) | 6 | I | Analog ground voltage reference | | | | | DEM0 | 18 | I | De-emphasis selection | | | | | DEM1 | 19 | I | De-emphasis selection | | | | | $DV_{DD}$ | 17 | | Digital voltage supply | | | | | DVSS | 11 | | Digital ground | | | | | LRCLK | 16 | I | Left/right clock | | | | | MCLK | 15 | I | Master clock | | | | | MOD0 | 10 | I | Serial interface selection | | | | | MOD1 | 9 | I | Serial interface selection | | | | | MOD2 | 8 | I | Serial interface selection | | | | | PDN_RSTB | 20 | I | Power down/reset | | | | | SCLK | 14 | I | Shift or bit clock | | | | | SDIN | 12 | I | Serial data DAC input | | | | | SDOUT | 13 | 0 | Serial data ADC output | | | | | SPDMODE | 21 | I | Sampling frequency selection | | | | | TEST | 22 | | Reserved, manufacturing test pin. Test should be connected to DVSS. | | | | | VCOM | 25 | 0 | Common mode reference, provides a 1.5-V reference voltage (DAC only) | | | | | VREFM | 4 | 0 | ADC/DAC negative reference voltage | | | | | VREFP | 3 | 0 | ADC/DAC positive reference voltage | | | | | VRFILT | 5 | 0 | Voltage reference low pass noise filter | | | | ### 2 Functional Description #### 2.1 ADC Channel To produce excellent common-mode rejection of unwanted signals, the analog signal is processed differentially until it is converted to digital data. A single-ended input signal must be converted into a differential input and filtered with a single-pole antialiasing filter before entering the ADC input. (See Section 2.7, ADC Analog Input). The ADC converts the signal into discrete output digital words in 2s-complement format, corresponding to the analog signal input. There is a high-pass filter to get rid of any offset that the ADC modulator may have caused. These digital words, representing sampled values of the analog input signal, are then clocked out the serial port, SDOUT, according to one of the eight allowable serial port protocols. #### 2.2 DAC Channel SDIN receives a serial data word whose length is specified by one of the eight allowable serial port protocols, selected by the serial mode pins. The serial port latches the data on an edge of SCLK. The data goes through the sigma-delta DAC comprised of digital interpolation filters and a seventh order, 1-bit digital modulator. This oversampled signal is then passed through a switched capacitor FIR filter and RC low-pass filter which smoothes the output waveform, and performs the differential to single-ended conversion. The DAC outputs a stereo single-ended, inverted signal. This signal should be passed through an inverting, pseudo-differential, external low-pass filter, where the VCOM reference is subtracted out. (See Section 2.8, DAC Analog Output). #### 2.3 Serial Interface The digital serial interface consists of a serial port, shift clock (SCLK), left/right frame synchronization clock (LRCLK), ADC-channel data output (SDOUT), and DAC-channel data input (SDIN). One of 8 different serial port modes may be selected including IIS, right/left justified, left/left justified, and a DSP mode for word lengths ranging from 16 to 24 bits. See Section 2.14, Serial Interface Formats for a description of serial interface formats. #### 2.4 Sampling Frequency The sampling or conversion frequency is designated by the MCLK rate by the following equation. $f_s = MCLK$ frequency/ (256 or 384). See Section 2.14, Serial Interface Formats for more information on the option of selecting an MCLK rate of 256 $f_s$ or 384 $f_s$ . #### 2.5 Speed Mode Options In normal-speed mode (SPDMOD = 0), sampling frequencies ranging from 16 kHz up to 48 kHz should be used to achieve optimum performance. In high-speed mode (SPDMOD = 1) the sampling frequencies are greater than 48 kHz and up to 96 kHz. #### 2.6 Voltage Reference In order to achieve excellent noise rejection, a pseudo-differential reference is used with external capacitors connected to a differential low-pass filter. The application schematic shows the necessary capacitors needed to complete the filters found on the device. See Section 5, *Application Information* for the application schematic for the voltage reference. #### 2.7 ADC Analog Input The ADC accepts a differential input with a maximum value that does not exceed approximately 4 V<sub>pp</sub>. See Section 5.1, *Single-Ended to Differential External Analog Front-End Circuit* for a description of the recommended external analog front end. #### 2.8 DAC Analog Output The DAC outputs a single-ended signal with a max value of 0.7 Vrms. See Section 5.2, *External Analog Back-End Circuit* for a description of the recommended back-end circuit. #### 2.9 Sigma-Delta ADC The sigma-delta ADC is a third order modulator with 128 times oversampling in normal speed operation. The ADC provides high resolution and low noise performance using over-sampling techniques. #### 2.10 Decimation Filter The decimation filter reduces the digital data rate to the sampling rate. This is accomplished by decimating with a ratio of 1:128. The output of this filter is a 2s complement 16-, 20-, 24-bit word clocking at the sample rate selected. #### 2.11 Sigma-Delta DAC The sigma-delta DAC is a seventh order modulator with 128 times oversampling. The DAC provides high-resolution, low noise, from a 1-bit converter using over-sampling techniques. #### 2.12 Interpolation Filter The interpolation filter resamples the digital data at a rate 128 times the incoming sample rate. The high-speed data output is then used in the sigma-delta DAC. #### 2.13 De-emphasis De-emphasis is supported for three sampling rates: 32 kHz, 44.1 kHz, and 48 kHz and selected with the DEM0 and DEM1 pins. #### 2.14 Serial Interface Formats The TLC320AD77C operates only in slave mode. It requires externally supplied MCLK (master clock), and LRCLK (left/right clock), and SCLK (shift clock) inputs. There are two options for selecting the clock rates. If a 384 $f_S$ MCLK rate is selected, then a LRCLK frame of 48 SCLKs must be supplied. If a 256 $f_S$ MCLK is selected, then a LRCLK of 64 SCLKs must be supplied. - A detection circuit automatically senses at which rate the MCLK is operating. - The MCLK and SCLK must be synchronous and their edges must be at least 3 ns apart. - If the LRCLK phase changes more than 10 MCLKs then the device automatically resets. The TLC320AD77C is compatible with eight different serial interfaces. Available interface options are IIS, right justified, left justified, and DSP frame. The following table indicates how the eight options are selected using the MOD0, MOD1, and MOD2 pins. All serial interface options at either 16-, 20-, or 24-bits can operate with SCLK at $48*f_S$ or $64*f_S$ except for the 16-bit DSP mode which should use SCLK = $64 f_S$ . | MODE | MOD2 PIN | MOD1 PIN | MOD0 PIN | SERIAL INTERFACE SDIN (DAC)/SDOUT (ADC) | |------|----------|----------|----------|---------------------------------------------------| | 0 | 0 | 0 | 0 | 16-bit, MSB first, right justified/left justified | | 1 | 0 | 0 | 1 | 20-bit, MSB first, right justified/left justified | | 2 | 0 | 1 | 0 | 24-bit, MSB first, right justified/left justified | | 3 | 0 | 1 | 1 | 16-bit IIS | | 4 | 1 | 0 | 0 | 20-bit IIS | | 5 | 1 | 0 | 1 | 24-bit IIS | | 6 | 1 | 1 | 0 | 16-bit MSB first, left justified/left justified | | 7 | 1 | 1 | 1 | 16-bit DSP frame (see Note 1) | NOTE 1: For the 16-bit DSP frame use SCLK = 64 f<sub>S</sub>. ### 2.14.1 MSB First Right/Left Justified Format Figure 2-1. MSB First Right/Left Justified (for 16-, 20-, and 24-bits) Note the following characteristics of this protocol. - Left channel data is valid when LRCLK is high. - The SDIN (recorded data) data is justified to the trailing edge of LRCLK - The SDOUT MSB (playback data) is transmitted at the same time as the LRCLK edge, and captured at the very next rising edge of SCLK. - If LRCLK phase changes by more than 10 MCLKs, then the device is automatically reset. ### 2.14.2 IIS-Compatible Serial Format Figure 2–2. IIS-Compatible Serial Format (for 16-, 20-, and 24-bits) Note the following characteristics of this protocol. - Left channel data is valid when LRCLK is low. - SDIN is sampled with the rising edge of SCLK. - SDOUT is transmitted on the falling edge of SCLK. - If LRCLK phase changes by more than 10 MCLKs, then the device is automatically reset. #### 2.14.3 MSB Left Justified Serial Interface Format Figure 2–3. MSB Left Justified Serial Interface Format (for 16-bits) Note the following characteristics of this protocol. - · Left channel data is valid when LRCLK is high. - The SDIN data is justified to the leading edge of LRCLK. - The MSBs are valid at the same time as the LRCLK edge for SDOUT, and captured at the very next rising edge of SCLK for SDIN. #### 2.14.4 DSP Compatible Serial Interface Format Figure 2-4. DSP Compatible Serial Interface Format (for 16-bits) Note the following characteristics of this protocol. - MCLK = 256 F<sub>s</sub> only - SCLK = 64 times the sampling frequency. - Serial data is sampled with the falling edge of SCLK. - Serial data is transmitted on the rising edge of SCLK. #### 2.15 Sampling Frequency Ranges The TLC320AD77C supports two sampling frequency ranges. - When in the normal option ranging from 16 kHz up to 48 kHz, SPDMOD = low is used. - When in the fast option ranging from greater than 48 kHz up to 96 kHz, SPDMOD = high is used. #### NOTE: The high speed clocks should never be applied while SPDMOD is low in order to avoid glitches in the DAC and ADC outputs. | SAMPLING RATE FREQUENCY | MCLK FRI | EQUENCY | SPDMODE | |-------------------------|--------------------|--------------------|-----------| | (kHz) | 256 f <sub>S</sub> | 384 f <sub>S</sub> | SPDIVIODE | | 32 | 8.192 MHz | 12.2880 MHz | 0 | | 44.1 | 11.2896 MHz | 16.9340 MHz | 0 | | 48 | 12.2880 MHz | 18.432 MHz | 0 | | 64 | 16.384 MHz | 24.576 MHz | 1 | | 88.2 | 22.579 MHz | 33.868 MHz | 1 | | 96 | 24.576 MHz | 36.864 MHz | 1 | Table 2–1. Example Master Clock Frequency Rates #### 2.16 Power Sequences #### 2.16.1 Initial Power Up For initial power up, the ADC and DAC outputs are valid after the 150 ms settling time required for the analog stages. Holding the power down pin low while ramping up the power supplies is recommended to avoid glitches in the DAC output. #### 2.16.2 Power Down/Reset The TLC320AD77C is capable of entering a stand-by mode at reduced power when no activity is required. To initiate the reset sequence, PDN\_RSTB is held low for a minimum of 10 ns. As long as the pin is held low, the device is in the power-down state. In order for the dynamic logic to be properly powered down, the clocks should not be stopped before the PDN\_RSTB pin goes low. Otherwise, the device may drain additional supply current. #### 2.16.3 Reinitialization Sequence When PDN\_RSTB is returned to high, the device begins a reinitialization sequence after all clocks are active. The output data becomes valid after a minimum of 128 LRCLK cycles after the pin is pulled high. During the initialization sequence the outputs of the DAC and ADC are invalid. Any change in the control lines (MOD0, MOD1, MOD2, DEM0, DEM1, SPDMOD, PDN\_RST) or phase shift in LRCLK triggers the reinitialization sequence. In order for the dynamic logic to be properly powered down, the clocks should not be stopped before the PDN\_RSTB pin goes low. Otherwise, the device may drain additional supply current. #### 2.17 DAC De-Emphasis Filter De-emphasis is only supported for three sampling rates ( $f_s$ ): 32 kHz, 44.1 kHz, and 48 kHz in normal speed operation. The DEM0 and DEM1 pins select the filter coefficients and enable or disable the filter. Figure 2–5 illustrates the de-emphasis filtering characteristics. Figure 2-5. De-Emphasis Characteristics #### 2.17.1 De-Emphasis Selection De-emphasis control is achieved using the DEM1 and DEM0 pins. The pin control is defined in the following table. | DEM 1 | DE-EMPHASIS | | | | |-------|-------------|----------|--|--| | 0 0 | | 32 kHz | | | | 0 | 1 | 44.1 kHz | | | | 1 0 | | 48 kHz | | | | 1 | 1 | Off | | | ### 3 Specifications ## 3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted)<sup>†</sup> | Analog supply voltage range, AV <sub>DD</sub> –0.3 V to 4.2 V | |----------------------------------------------------------------| | Digital supply voltage range, DV <sub>DD</sub> –0.3 V to 4.2 V | | Analog input voltage range | | Digital input voltage range | | Operating free-air temperature range, T <sub>A</sub> | | Storage temperature range, T <sub>stq</sub> –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 3.2 Recommended Operating Conditions, $T_A = 25^{\circ}C$ , $AV_{DD} = DV_{DD} = 3.3 \text{ V} \pm 10\%$ , $f_S = 44.1 \text{ kHz}$ | | MIN | NOM | MAX | UNIT | |-------------------------------------------------------|-----|-----|-----|------| | Analog supply voltage, AV <sub>DD</sub> (see Note 1) | 3 | 3.3 | 3.6 | V | | Digital supply voltage, DV <sub>DD</sub> (see Note 1) | 3 | 3.3 | 3.6 | V | | Operating free-air temperature range, TA | 0 | | 70 | °C | NOTE 1: Voltages at analog inputs and outputs and AV<sub>DD</sub> are with respect to ground. ## 3.3 Electrical Characteristics, $T_A$ = 25°C, $AV_{DD}$ = $DV_{DD}$ = 3.3 V $\pm$ 10%, $f_S$ = 44.1 kHz | PARAMETER | | | TYP | MAX | UNIT | |------------------------|-------------------------|--|-----|-----|------| | Analog supply current | Operating | | 30 | | mA | | | Power down (see Note 2) | | | 150 | μΑ | | Digital supply current | Operating | | 20 | | mA | | | Power down (see Note 2) | | | 1 | μΑ | | Power dissipation | Operating | | 160 | | mW | | | Power down | | | 360 | μW | NOTE 2: If clocks are turned off. ### 3.3.1 Static Digital Specifications, $T_A$ = 25°C, $AV_{DD}$ = $DV_{DD}$ = 3.3 $V \pm 10\%$ | | PARAMETER | MIN | MAX | UNIT | |------------------|-----------------------------------------------------|------|-----|------| | VIH | High-level input voltage | 2 | 3.6 | V | | VIL | Low-level input voltage | -0.3 | 0.8 | V | | Vон | High-level output voltage ( $I_O = -1 \text{ mA}$ ) | 2.4 | | V | | VOL | Low-level output voltage (I <sub>O</sub> = 4 mA) | | 0.4 | V | | l <sub>lkg</sub> | Input leakage current | -10 | 10 | μΑ | | CL | Load capacitance, SDOUT | | 50 | pF | ## 3.3.2 ADC Digital Filter, $T_A$ = 25°C, $AV_{DD}$ = $DV_{DD}$ = 3.3 V $\pm$ 10%, $f_S$ = 44.1 kHz (see Notes 3 and 4) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-----------------|-----|-------|-----|--------| | ADC Decimation Filter (LPF) | | | | | | | Pass band | | | 20 | | kHz | | Pass band ripple | | | ±0.01 | | dB | | Stop band | | | 24.1 | | kHz | | Stop band attenuation | | 80 | | | dB | | Group delay | | | 720 | | μs | | ADC High-Pass Filter (HPF) | | | | | | | Pass band (-3 dB) | | | 0.87 | | Hz | | Deviation from linear phase | 20 Hz to 20 kHz | | 1.23 | | degree | NOTES: 3. All the terms characterized by frequency, scale with the chosen sampling frequency, fs. 4. See Figure 4–6 through Figure 4–9 for performance curves on the ADC digital filter. ## 3.3.3 Analog-to-Digital Converter, $T_A = 25^{\circ}C$ , $AV_{DD} = DV_{DD} = 3.3 \text{ V}$ , $f_S = 44.1 \text{ kHz}$ (see Note 3) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|---------------------------------------|---------------------------|------|-------|-----|-----------------| | SNR | Signal-to-noise ratio (EIAJ) | A-weighted | | 100 | | dB | | | Dynamic range | A-weighted, -60 dB, 1 kHz | | 100 | | dB | | | Signal-to-noise + distortion ratio | 20 Hz to 20 kHz | | 86 | | dB | | | Power supply rejection ratio | 1 kHz, See Note 5 | | 50 | | dB | | | Idle channel tone rejection | | | 120 | | dB | | | Intermodulation distortion | | | -80 | | dB | | | ADC crosstalk | | | 100 | | dB | | | Overall ADC frequency response | 20 Hz to 20 kHz | -0.1 | | 0.1 | dB | | | Gain error | | | | 5% | | | | Gain matching | | | ±0.02 | | dB | | | Full-scale differential input voltage | | | 3.6 | | V <sub>pp</sub> | | CMRR | Common mode rejection ratio | | | 100 | | dB | NOTES: 3. All the terms characterized by frequency, scale with the chosen sampling frequency, f<sub>S</sub>. 5. Measured with a 50 mV peak sine wave. ## 3.3.4 DAC Interpolation Filter, $T_A = 25^{\circ}C$ , $AV_{DD} = DV_{DD} = 3.3 \text{ V} + 10\%$ , $f_S = 44.1 \text{ kHz}$ (see Notes 3 and 6) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------|-----|--------|-----|------| | Pass band | | 0 | | 20 | kHz | | Pass band ripple | | | ±0.005 | | dB | | Stop band | | | 24.1 | | kHz | | Stop band attenuation | 28.8 kHz to 3 MHz | 75 | | | dB | | Group delay | | | 700 | | μs | NOTES: 3. All the terms characterized by frequency, scale with the chosen sampling frequency, f<sub>S</sub>. 6. See Figure 4–4 and Figure 4–5 for performance curves of the DAC digital filter. ## 3.3.5 Digital-to-Analog Converter, $T_A$ = 25°C, $AV_{DD}$ = 3.3 V, $f_s$ = 44.1 kHz, Input = 1 $V_{rms}$ Sine Wave at 1 kHz (see Note 3) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----|----------------------------------------|----------------------------------|------|------|-----|--------| | SNR | Signal-to-noise ratio (EIAJ) | A-weighted | | 100 | | dB | | | Dynamic range | A-weighted, –60 dB,<br>f = 1 kHz | | 100 | | dB | | | Signal-to-noise + distortion ratio | 0 dB, 1 kHz | | 80 | | dB | | | Power supply rejection ratio | 1 kHz | | 50 | | dB | | | Idle tone rejection | | | 120 | | dB | | | Intermodulation distortion | | | -75 | | dB | | | Frequency response | | -0.5 | | 0.5 | dB | | | Deviation from linear phase | | | ±1.4 | | degree | | | DAC crosstalk | | | 100 | | dB | | | Full-scale single-ended output voltage | $AV_{DD} = 3.3 V$ | | 1.75 | | Vpp | NOTE 3: All the terms characterized by frequency, scale with the chosen sampling frequency, f<sub>s</sub>. ### 3.3.6 Output Performance Data, $T_A$ = 25°C, $AV_{DD}$ = $DV_{DD}$ = 3.3 $V \pm 10\%$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |----------------------|-----------------------------------------------|-----------------|-----|-----|-----|------|--| | Output Dri | Output Driver Loading | | | | | | | | RL | Output load resistance, (see Note 7) | | 10 | | | kΩ | | | CL | Output load capacitance | | | | 25 | pF | | | R <sub>L</sub> (COM) | Output load resistance, COM (see Note 8) | | | 1 | | kΩ | | | C <sub>L(COM)</sub> | Output load capacitance, COM (see Note 8) | | | 50 | | pF | | | | RFILT internal resistance, RFILT (see Note 9) | | | 1 | | kΩ | | NOTES: 7. The output load resistance is coupled through an ac coupled capacitor. - 8. COM may vary during power down. - 9. RFILT should never be used as a voltage reference. ## 3.4 Serial Interface Switching Characteristics, $T_A$ = 25°C, $AV_{DD}$ = $DV_{DD}$ = 3.3 V $\pm$ 10% | | PARAMETER | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------|-----|------|------------------------------|------| | f(SCLK) | SCLK frequency | | | 6.144 | MHz | | td(LRCLK) | Delay time, LRCLK edge to SCLK rising | 20 | | 1/(128×f <sub>S</sub> ) | ns | | td(SDOUT) | Delay time, SDOUT valid from SCLK falling (see Note 10) | | | (1/(256×f <sub>S</sub> ))+10 | ns | | t <sub>su(SDIN)</sub> | SDIN setup time before SCLK rising edge | 20 | | | ns | | th(SDIN) | SDIN hold time from SCLK rising edge | 10 | | | ns | | f(LRCLK) | LRCLK frequency | 16 | 44.1 | 96 | kHz | | | MCLK duty cycle | | 50% | | | | | SCLK duty cycle | | 50% | | | | | LRCLK duty cycle | | 50% | | | NOTE 10: Maximum of 50-pF external load on SDOUT ## 3.5 DSP Serial Interface Switching Characteristics, $T_A$ = 25°C, $AV_{DD}$ = $DV_{DD}$ = 3.3 V $\pm$ 10% (see Note 11) | | PARAMETER | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------------|-----|------------------------|------------------------------|------| | f(SCLK) | SCLK frequency | | | 6.144 | MHz | | t <sub>d</sub> (FS) | Delay time, SCLK rising to Fs | | | 25 | ns | | tw(FSHIGH) | Pulse duration, sync | | 1/(64×f <sub>S</sub> ) | | ns | | <sup>t</sup> d(SDOUT) | Delay time, SDOUT valid from SCLK rising (see Note 12) | | | (1/(256×f <sub>S</sub> ))+10 | ns | | t <sub>su(SDIN)</sub> | SDIN and LRCLK setup time before SCLK falling edge | 20 | | | ns | | th(SDIN) | SDIN and LRCLK hold time from SCLK falling edge | 10 | | | ns | | | SCLK duty cycle | | 50% | | | NOTES: 11. Burst mode is not supported. <sup>12.</sup> Timing parameters for DSP format which samples on the falling edge ### **4 Parameter Measurement Information** Figure 4–1. Master Clock Timing Figure 4–2. Right/Left Justified, IIS, Left/Left Justified Serial Protocol Timing Figure 4-3. DSP Serial Port Timing Figure 4-4. DAC Filter Overall Frequency Characteristics Figure 4-5. DAC Digital Filter Passband Ripple Characteristics Figure 4–6. ADC Digital Filter Characteristics Figure 4–7. ADC Digital Filter Stopband Characteristics Figure 4–8. ADC Digital Filter Passband Characteristics Figure 4–9. ADC High Pass Filter Characteristics ### 5 Application Information ## 5.1 Single-Ended to Differential External Analog Front-End Circuit (f<sub>S</sub> = 44.1 kHz) A single-ended to differential external analog front-end example circuit is shown in Figure 5–1. It biases the input signal around AV $_{DD}/2$ and applies the maximum input signal of 0.7 Vrms. The device sees a full-scale differential input voltage of approximately 4 $V_{pp}$ . For other maximum input signals, the ratio of R2/R1 can be scaled accordingly to ensure a max ADC input of approximately 4 $V_{pp}$ . As required by the ADC, R5, C4, and R6 provide a single-pole low-pass antialiasing filter to attenuate unwanted frequencies. If the user chooses to supply a single-ended input directly to the device (2 $V_{pp}$ max), performance will be significantly degraded. Figure 5-1. Analog Front End (right channel) for 0.7 Vrms Input ### 5.2 External Analog Back-End Circuit (f<sub>s</sub> = 44.1 kHz) For specified performance, the output should be taken between VCOM and AOUTR (or AOUTL). At pins AOUTR and AOUTL the output is an inverted analog representation of the digital input signal. It is advisable to add a low-pass filter to the output of the TLC320AD77C to eliminate high frequency noise >80 kHz. See Figure 5–2 for the recommended analog back-end circuit. The output of this circuit provides the user with a noninverted signal. Figure 5–2. Analog Back End (right channel) for 0.7 Vrms Output Figure 5-3. Voltage Reference Connections ## Appendix A Mechanical Data ### DB (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. Falls within JEDEC MO-150 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated